|
|
|
|
LEADER |
01836nam a2200409 4500 |
001 |
PPN121901920 |
005 |
20181031133100.0 |
010 |
|
|
|a 978-1-402-05828-8
|b HB : alk. paper
|
010 |
|
|
|a 1-402-05828-4
|b HB : alk. paper
|
010 |
|
|
|z 9781402058295
|b e-bk.
|
010 |
|
|
|z 1402058292
|b e-bk.
|
100 |
|
|
|a 20080229d2007 k y0frey0103 ba
|
101 |
0 |
|
|a eng
|
102 |
|
|
|a NL
|
105 |
|
|
|a a a 001|y
|
106 |
|
|
|a r
|
200 |
1 |
|
|a Digital VLSI systems design
|b Texte imprimé
|e a design manual for implementation of projects on FPGAs and ASICs using Verilog
|f Seetharaman Ramachandran
|
210 |
|
|
|a Dordrecht, Netherlands
|a [London]
|c Springer
|d cop. 2007
|
215 |
|
|
|a 1 vol. (xxii-709 p.)
|c ill.
|d 24 cm
|e 1 CD-ROM
|
300 |
|
|
|a CD-ROM contains all verilog codes and Matlab source codes provided in the book, command summaries for Modelsim, Synplify and Xilinx tools, and a summary of the usage of RTL Verilog codes
|
300 |
|
|
|a "Solution manual for the assignments ... is available to teachers from the publishers or on their website"--P. xxii
|
301 |
|
|
|a OHX
|
320 |
|
|
|a Bibliogr.. Index
|
606 |
|
|
|3 PPN027895823
|a Circuits intégrés à très grande échelle
|3 PPN027723275
|x Conception assistée par ordinateur
|2 rameau
|
606 |
|
|
|3 PPN028716248
|a Structure logique
|2 rameau
|
606 |
|
|
|3 PPN034756957
|a Réseaux logiques programmables par l'utilisateur
|2 rameau
|
606 |
|
|
|3 PPN030150175
|a Circuits intégrés à la demande
|2 rameau
|
606 |
|
|
|3 PPN050283170
|a Verilog (langage de description de matériel informatique)
|2 rameau
|
676 |
|
|
|a 621.395
|v 22
|
680 |
|
|
|a TK7874.75
|b .R36 2007
|
700 |
|
1 |
|3 PPN12190315X
|a Ramachandran
|b Seetharaman
|4 070
|
801 |
|
3 |
|a FR
|b Abes
|c 20080229
|g AFNOR
|
801 |
|
0 |
|b UKM
|g AACR2
|
801 |
|
2 |
|b OHX
|g AACR2
|
930 |
|
|
|5 441092105:329351125
|b 441092105
|j u
|
979 |
|
|
|a SCI
|
998 |
|
|
|a 495234
|